

# NORTHERN CYPRUS CAMPUS

## **Computer Engineering Program**

**CNG 331** 

**Term Project Part #1** 

Name: Oğuzhan Alpertürk

**ID Number:** 2315752



In the figure above, an 8-bit input pin comes to the splitter. The splitter splits the input value into 3 outputs. outputs:

1<sup>st</sup> output (1-bit): 0<sup>th</sup> bit of the input

2<sup>nd</sup> output (6-bit): 1-6<sup>th</sup> bit of the input

3<sup>rd</sup> output (1-bit): 7<sup>th</sup> bit of the input

As requested in the manual, the 0<sup>th</sup> bit and 7<sup>th</sup> bit of the input are entered into an AND gate. The output of the AND gate connected to the 1-bit output pin, O1.

Then, I interpreted the input value as a "sign and magnitude" value. So, that means the 7<sup>th</sup> bit of the input is the sign bit and the 0-6<sup>th</sup> bits are magnitude bits. The 8-bit output pin O2 should be the negative "sign and magnitude" value of the input value. That means, I should invert the sign bit and the remaining bits (0-6<sup>th</sup> bit) should be the same. I use another splitter to bring the splitted bits together. I inverted and connected the 7<sup>th</sup> bit to the 7<sup>th</sup> bit of the other splitter. Then I connected the other bits directly to the other splitter. After that, I connected the new splitter to the 8-bit output pin O2. In the end, O2 is the negative "sign and magnitude" value of the Input.

After that, I use the poke tool to test the circuit.

I gave the "00101100" value as input.

O1 output is 0 because:

0th bit of the input: 0

7<sup>th</sup> bit of the input: 0

0 AND 0 = 0

O2 output is 10101100. The sign bit is inverted, and the magnitude part is the same as the input value.

#### 1.2.1.1

The size of the input B should be 3-bit. The size of the input that will be rotated is 8-bits. The input places in the same position after the 7<sup>th</sup> rotation. So, there is no point to rotate after 7 rotations. So, the maximum rotation number needed is 7. The bit size required for writing 7 in binary is 3. That's why the size of the input B should be 3 bits.

The logic behind the rotl and rotr circuits are nearly the same. I connected 8-bit input to the 8 splitters (8 Fan Out) to reach each bit. Then I connected each bit to another splitter. The connection place of each bit depends on the rotation amount. I used 8 splitters because using 3-bit input B, there will be 8 rotation conditions. I made all 8 rotation conditions and connected each them to a different input of the MUX. I connected input B to MUX as a select input. So, based on the rotation amount (input B), the multiplexer select the inputted (input B) rotation condition.

I used poke tool to try rotl and rotl. Both works properly. As you see in the figures below:

Rotr:

Input A: 11011010

Input B: 100

Output O1: 10101101

Rotl:

Input A: 00111001

Input B: 011

Output O1: 11001001

#### Rotr:





## 1.3.1

For building an 8-bit full adder, I built a 1-bit full adder first, and then I used 4 of them to built a 4-bit full adder. After that, I used two 4-bit full adders to build an 8-bit full adder.

## 1-bit Full Adder:



## 4-bit Full Adder:



#### 8-bit Full Adder:



#### Test Results of 8-bit Full Adder:

In this section, I built the same circuit with Logisim's 8-bit adder again. Then, I create a vector file with it. After that, I export the vector file of this circuit. Then, I simulate my original circuit with this vector file.



#### 1.3.2

I used demultiplexer and multiplexer to execute operations separately. I connected Opcode to select parts of MUX and DMX. Then, I connected the EQ flag directly to the X and Y inputs to check their equality. For the addition part, I used 8bit full adder I designed. I connected CF to the COUT part of it. I connected OVF and SF output to the result of the 8bit full adder because they should only check the result after the addition operation. For AND and OR operation, I basically used the 8-bit input AND and OR gate. For the left rotation part, I used the rotl circuit I have already designed. I used X as an input and Y's rightmost 3 digits for the rotation amount. For ZF, I used the equality check circuit I have already designed. I connected the result and 0 to it for checking the equality of the result and 0.

#### ALU8:



#### **ALU8 Test Results:**

